VLSI Physical Design: From Graph Partitioning to Timing Closure

aw_product_id: 
33129351087
merchant_image_url: 
https://cdn.waterstones.com/bookjackets/large/9789/4007/9789400790209.jpg
merchant_category: 
Books
search_price: 
69.99
book_author_name: 
Andrew B. Kahng
book_type: 
Paperback
publisher: 
Springer
published_date: 
15/10/2014
isbn: 
9789400790209
Merchant Product Cat path: 
Books > Science, Technology & Medicine > Technology, engineering & agriculture > Electronics & communications engineering > Electronics engineering
specifications: 
Andrew B. Kahng|Paperback|Springer|15/10/2014
Merchant Product Id: 
9789400790209
Book Description: 
Design and optimization of integrated circuits are essential to the creation of new semiconductor chips, and physical optimizations are becoming more prominent as a result of semiconductor scaling. Modern chip design has become so complex that it is largely performed by specialized software, which is frequently updated to address advances in semiconductor technologies and increased problem complexities. A user of such software needs a high-level understanding of the underlying mathematical models and algorithms. On the other hand, a developer of such software must have a keen understanding of computer science aspects, including algorithmic performance bottlenecks and how various algorithms operate and interact. "VLSI Physical Design: From Graph Partitioning to Timing Closure" introduces and compares algorithms that are used during the physical design phase of integrated-circuit design, wherein a geometric chip layout is produced starting from an abstract circuit design. The emphasis is on essential and fundamental techniques, ranging from hypergraph partitioning and circuit placement to timing closure.

Graphic Design by Ishmael Annobil /  Web Development by Ruzanna Hovasapyan